## CSE1400 - Computer Organisation

## Self-Study: Week 7 I/O & Memory

Delft University of Technology 2022/2023 Q1

Special thanks to Sára Juhošová and Alexandra Marcu for helping with the compilation of this set of questions.

## Important information:

- 1. If any question is unclear please consult Answers EWI For more specific questions, you can use the Queue during lab hours.
- 2. The average time for solving this self study is **3** hours, and **1** hour is allocated to giving feedback. Timings are included for each exercise to give you a more clear overview of how much time you should be spending on them.
- 3. The maximum amount of points for this self study is 200 points. To get the points you should submit a serious attempt on Peer and **properly review** your peers' submissions (100 points per serious review).
- 4. Answers will be provided during the weekly tutorial sessions.

|                  | mins) Fill in <b>T</b> if the claim is true and <b>F</b> if it is false. Correct the claim if it is false.  A pro of single-bus architecture is that it is very scalable.                                                                       |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | Single-bus architecture is not scalable.                                                                                                                                                                                                        |
| (b               | T A dual-bus architecture is fast and quite cheap.                                                                                                                                                                                              |
| (c               | The Passive signalling (or polling) is the synchronization between the CPU and I/O device by programmed interrogation by CPU.                                                                                                                   |
| (d               | F An interrupt occurs when an I/O device alerts the CPU by using a software signal.  The interrupt occurs when an S/O device alors the CBU by a harde                                                                                           |
| (e               | The DMA controller is a block based, independent entity which specializes in data transfer.                                                                                                                                                     |
| 1<br>2<br>3<br>4 | mins) Write down the Interrupts execution flow:  S/O device aborts CP4 by hardware signal.  CPU stops program execution.  Sometimps are disabled.  Device is informed of acceptance and clears BLQ.  SSR is invoked to handle device's request. |
| 6<br>7           | Execution of program resumes.                                                                                                                                                                                                                   |
| 3. (10 for       | mins) You have a 32 MiB word addressable memory chip. How many adress lines are needed the following word sizes? Show your work.                                                                                                                |
| (b               | $\frac{\log_{2}(2^{2} \times 2^{-7})}{64 - \text{bit words}} = 21$ $\log_{2}(2^{2\delta} \times 2^{-6}) = 22$                                                                                                                                   |
| (c               | 32-bit words  (228 x 2 - 5) = 23                                                                                                                                                                                                                |
| `                | 16-bit words  (2** 1-4) = 24                                                                                                                                                                                                                    |
|                  | 32 MiB=22B=226b                                                                                                                                                                                                                                 |
|                  |                                                                                                                                                                                                                                                 |
|                  |                                                                                                                                                                                                                                                 |
|                  |                                                                                                                                                                                                                                                 |

4. (10 mins) The memory display in Figure 1 has a 2048xA memory organisation. The word size is two bytes. There are 7 address lines at C.



Figure 1: Memory Organisation

Show your work for the following questions.

- (a) How many address lines are there at B?
- (b) How many data lines are there at A?
- (c) Unfortunately, you realise that the least significant data line is broken and can only carry a zero. What values will the MUX / DEMUX never be able to output correctly?

OHOUS = 2" => 11 address lines

C=4 B+C=11 => B=4 address lines

b) word size is two bytes (2B=16b), therefore A=16

data lines.

c) μυγ/DΕΜυχ cannod output odd values.

- 5. (8 mins) A computer is required to accept characters from the keyboard input of **40 terminals**. Input data must be collected from the terminals while another program is running. This can be done in two ways:
  - Every **T** seconds, call a polling subroutine POLL. This subroutine checks the status of **each terminal** in sequence and transfers any input to memory. Assume the typing rate is between 0 and 200 cps and that **POLL takes 1000 ns** in total to check all the terminals.
  - Whenever a character is ready in any of the terminals, an interrupt request is generated. This causes the INT routine to be executed which polls the status registers to find the first ready character, transfers it and then returns. Assume INT takes 100 ns.
  - (a) What is the maximum value of **T** in method 1 that guarantees that no characters will be lost?

$$V_{\text{max}} = 200 \, \text{cps} \Rightarrow \frac{1}{200} \, \text{s} = 5 \, \text{ms} \, \text{per typing a character}$$

$$POL2 \, \text{takes } 1000 \, \text{ns} = 1 \, \text{μs} << 5 \, \text{ms} \Rightarrow T = 5 \, \text{ms}$$

$$5 \, \text{ms} = 1 \, \text{μs} = 4.999 \, \text{ms}$$

(b) Let  ${\bf C}$  be the average cps of a terminal. For what values of  ${\bf C}$  is method 2 the least time-consuming?

(3NT takes 100ns = 
$$10^{-4}$$
s

 $10^{-7}$ s to exemple an intempt =>  $\frac{1}{10^{-7}}$  cps =  $10^{-7}$  cps

 $C = \frac{10^{7} \text{ cps}}{40 \text{ terminals}} = 2.5 \times 10^{5}$  average cps

 $C = \frac{10^{7} \text{ cps}}{40 \text{ terminals}} = 2.5 \times 10^{5}$  average cps

 $C = \frac{10^{7} \text{ cps}}{40 \text{ terminals}} = 2.5 \times 10^{5}$  average cps

KDP

TRQ

- 6. (8 mins) You would like to connect 2 I/O devices to a CPU using daisy-chaining. The device closest to the CPU is a keyboard, next in line is a HDD. Assume the following:
  - we are using Programmed-I/O
  - there is only one I/O bus
  - reaction to an interrupt takes <u>17 ms</u>
  - it takes  $3 \cdot i$  ms for the grant to reach the  $i_{th}$  device  $\square$
  - it takes 10 ms to handle the keyboard interrupt.

How fast should you type to prevent the CPU from accessing the disk?



7. (5 mins) The address bus of a computer has 16 address lines:  $A_{15-0}$ . If the hexadecimal address assigned to one device is 0x90BA and the address decoder for that device ignores lines  $A_2$  and  $A_{13}$ , what are all the addresses (in hexadecimal notation) to which this device will respond?



- 8. (10 mins) The Coati are playing an online game called "Among them" with Taico. The purpose of this game is to find the impostor IO device on a bus with many devices. All normal devices respond to a 16-bit address ignoring two address lines; which 2 lines differs per device. The imposter tries to steal secret data and thus listens to more addresses (ignores more address lines).
  - $\bullet$  The following address appears on the bus: <code>OxBABF</code> The following devices respond: A , B
  - $\bullet$  The next address that appears on the bus is: <code>OxBABE</code> The following devices respond:  ${\bf B}$  ,  ${\bf C}$
  - $\bullet$  The next address that appears on the bus is: <code>OxBACE</code> The following devices respond:  ${\bf C}$  ,  ${\bf D}$
  - The next address that appears on the bus is: OxBACF The following devices respond: **D**

Taico now calls for an emergency meeting. Which device do you think is the imposter and why?

